## EE 330 Lecture 43

#### **Digital Circuits**

- Logic Effort
- Elmore Delay
- Power Dissipation
- Other Logic Styles
- Dynamic Logic Circuits

#### **Review from Last Time**

# Propagation Delay in Multiple-Levels of Logic with Stage Loading

#### Asymmetric-sized gates



|                                                                                                                                                            | Equal Rise/Fall           | Equal Rise/Fall<br>(with OD)           | Minimum Sized                                                                                          | Asymmetric OD<br>(OD <sub>HL</sub> , OD <sub>LH</sub> )                                        |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|--|
| $C_{\text{IN}}/C_{\text{REF}}$                                                                                                                             |                           |                                        |                                                                                                        |                                                                                                |  |  |  |
| Inverter                                                                                                                                                   | 1                         | OD                                     | 1/2                                                                                                    | $OD_{HL} + 3 \cdot OD_{LH}$                                                                    |  |  |  |
| NOR                                                                                                                                                        | 3k+1<br>4                 | 3k+1<br>4 • OD                         | 1/2                                                                                                    | OD <sub>HL</sub> +3k • OD <sub>LH</sub>                                                        |  |  |  |
| NAND                                                                                                                                                       | $\frac{3+k}{4}$           | $\frac{3+k}{4} \bullet OD$             | 1/2                                                                                                    | 4<br><u>k • OD<sub>HL</sub> +3 • OD<sub>LH</sub></u><br>4                                      |  |  |  |
| Overdrive                                                                                                                                                  |                           |                                        |                                                                                                        |                                                                                                |  |  |  |
| Inverter<br>HL                                                                                                                                             | 1                         | OD                                     | 1                                                                                                      | $OD_HL$                                                                                        |  |  |  |
| LH                                                                                                                                                         | 1                         | OD                                     | 1/3                                                                                                    | $OD_LH$                                                                                        |  |  |  |
| NOR<br>HL                                                                                                                                                  | 1                         | OD                                     | 1                                                                                                      | $OD_HL$                                                                                        |  |  |  |
| LH                                                                                                                                                         | 1                         | OD                                     | 1/(3k)                                                                                                 | $OD_LH$                                                                                        |  |  |  |
| NAND<br>HL                                                                                                                                                 | 1                         | OD                                     | 1/k                                                                                                    | $OD_HL$                                                                                        |  |  |  |
| LH                                                                                                                                                         | 1                         | OD                                     | 1/3                                                                                                    | $OD_LH$                                                                                        |  |  |  |
| $t_{PROP}/t_{REF}$                                                                                                                                         | $\sum_{k=1}^n F_{l(k+1)}$ | $\sum_{k=1}^n \frac{F_{i(k+1)}}{OD_k}$ | $\boxed{\frac{1}{2} \sum_{k=1}^{n} F_{I(k+1)} \left( \frac{1}{OD_{HLk}} + \frac{1}{OD_{LHk}} \right)}$ | $\frac{1}{2} \sum_{k=1}^{n} F_{I(k+1)} \left( \frac{1}{OD_{HLk}} + \frac{1}{OD_{LHk}} \right)$ |  |  |  |
| $\mathbf{t}_{PROP} = \mathbf{t}_{REF} \bullet \left( \frac{1}{2} \sum_{k=1}^{5} F_{I(k+1)} \left( \frac{1}{OD_{HLk}} + \frac{1}{OD_{LHk}} \right) \right)$ |                           |                                        |                                                                                                        |                                                                                                |  |  |  |

### Optimal Driving of Capacitive Loads



### Optimal Driving of Capacitive Loads



Example: Design a pad driver for driving a load capacitance of 10pF, determine  $t_{PROP}$  for the pad driver, and compare this with the propagation delay for driving the pad with a minimum-sized reference inverter.

$$L_n = L_p = L_{MIN}$$

| k | n-channel |       | p-channel |       |
|---|-----------|-------|-----------|-------|
| 1 | 1         | VVMIN | 3         | VVMIN |
| 2 | 2.5       | VVMIN | 7.5       | VVMIN |
| 3 | 6.25      | VVMIN | 18.75     | VVMIN |
| 4 | 15.6      | VVMIN | 46.9      | VVMIN |
| 5 | 39.1      | VVMIN | 117.2     | VVMIN |
| 6 | 97.7      | VVMIN | 293.0     | VVMIN |
| 7 | 244.1     | VVMIN | 732.4     | VVMIN |
| 8 | 610.4     | VVMIN | 1831.1    | VVMIN |

Note devices in last stage are very large!

### Pad Driver Size Implications



#### Consider a 7-stage pad driver and assume $\theta = 3$





Review from Last Time Area of Last Stage Larger than that of all previous stages combined!



## Digital Circuit Design

- Hierarchical Design
- Basic Logic Gates
- Properties of Logic Families
- Characterization of CMOS Inverter
- Static CMOS Logic Gates
  - Ratio Logic
- Propagation Delay
  - Simple analytical models
  - FI/OD
  - Logical Effort
  - Elmore Delay
- Sizing of Gates
  - done
  - partial

- Propagation Delay with Multiple Levels of Logic
- Optimal driving of Large Capacitive Loads
  - Power Dissipation in Logic Circuits
  - Other Logic Styles
  - Array Logic
  - Ring Oscillators

(Discussed in Chapter 4 of Text but definitions are not rigorous)

Propagation delay for equal rise/fall gates was derived to be

$$\mathbf{t}_{PROP} = \mathbf{t}_{REF} \sum_{k=1}^{n} \frac{\mathbf{F}_{l(k+1)}}{\mathbf{OD}_{k}}$$

Delay calculations with "logical effort" approach

Logical effort delay approach:

$$\mathbf{t}_{\mathsf{PROP}} = \sum_{k=1}^{n} \mathbf{f}_{k}$$

 $t_{PROP} = \sum_{k=1}^{N} f_k$  (t<sub>REF</sub> scaling factor not explicitly stated)

where  $f_k$  is the "effort delay" of stage k

$$f_k = g_k h_k$$

g<sub>k</sub>=logical effort

h<sub>k</sub>=electrical effort

$$t_{PROP} = \sum_{k=1}^{n} f_k \qquad f_k = g_k h_k$$

f<sub>k</sub> = "effort delay" of stage k

g<sub>k</sub>=logical effort

h<sub>k</sub>=electrical effort

Logic Effort is the ratio of the input capacitance of a gate to the input capacitance of an inverter that can deliver the same output current

Electrical Effort is the ratio of the gate load capacitance to the input capacitance of a gate



$$t_{PROP} = \sum_{k=1}^{n} f_k \qquad f_k = g_k h_k$$

Logic Effort (g) is the ratio of the input capacitance of a gate to the input capacitance of an inverter that can deliver the same output current

Electrical Effort (h) is the ratio of the gate load capacitance to the input capacitance of a gate



$$g_{k} = \frac{C_{IN_{k}}}{C_{REF} \cdot OD_{k}} \qquad h_{k} = \frac{C_{REF} \cdot FI_{k+1}}{C_{IN_{k}}}$$

$$h_k = \frac{C_{REF} \bullet FI_{k+1}}{C_{IN_k}}$$

$$t_{PROP} = \sum_{k=1}^{n} f_k \qquad f_k = g_k h_k$$

$$g_k = \frac{C_{IN_k}}{C_{REF} \cdot OD_k}$$

$$g_k = \frac{c_{IN_k}}{c_{REF} \cdot od_k} \qquad h_k = \frac{c_{REF} \cdot f_{I(k+1)}}{c_{IN_k}}$$

$$f_k = \left(\frac{c_{IN_k}}{c_{REF} \cdot c_{IN_k}}\right) \left(\frac{c_{REF} \cdot F_{I(k+1)}}{c_{IN_k}}\right)$$

$$f_k = \frac{F_{I(k+1)}}{OD_k}$$

$$t_{PROP} = \sum_{k=1}^{n} f_k = \sum_{k=1}^{n} g_k h_k = \sum_{k=1}^{n} \frac{F_{l(k+1)}}{OD_k}$$

$$t_{PROP} = \sum_{k=1}^{n} f_k = \sum_{k=1}^{n} g_k h_k = \sum_{k=1}^{n} \frac{F_{l(k+1)}}{OD_k}$$

- Note with the exception of the t<sub>REF</sub> scaling factor,
   this expression is identical to what we have derived previously
- Probably more tedious to use the "Logical Effort" approach
- Extensions to asymmetric overdrive factors may not be trivial
- Extensions to include parasitics may be tedious as well
- Logical Effort is widely used throughout the industry

## Digital Circuit Design

- Hierarchical Design
- Basic Logic Gates
- Properties of Logic Families
- Characterization of CMOS Inverter
- Static CMOS Logic Gates
  - Ratio Logic
- Propagation Delay
  - Simple analytical models
    - FI/OD
    - Logical Effort
  - → Elmore Delay
- Sizing of Gates
  - done
  - partial

- Propagation Delay with Multiple Levels of Logic
- Optimal driving of Large Capacitive Loads
  - Power Dissipation in Logic Circuits
  - Other Logic Styles
  - Array Logic
  - Ring Oscillators



- Interconnects have a distributed resistance and a distributed capacitance

   Often modeled as resistance/unit length and capacitance per unit length
- These delay the propagation of the signal
- Effectively a transmission line
  - analysis is really complicated
- Can have much more complicated geometries



Can have much more complicated geometries









A lumped element model of transmission line



Even this lumped model is 4-th order and a closed-form solution is very tedious

Need a quick (and reasonably good) approximation to the delay of a delay line





A lumped element model of transmission line



Even this lumped model is 4-th order and a closed-form solution is very tedious

Need a quick (and reasonably good) approximation to the delay of a delay line





$$t_{PD} = \sum_{i=1}^{n} \left( C_i \sum_{j=1}^{i} R_j \right)$$

- It can be shown that this is a reasonably good approximation to the actual delay
- Numbering is critical (resistors and capacitors numbered from input to output)
- As stated, only applies to this specific structure

Elmore delay: 
$$t_{PD} = \sum_{i=1}^{n} \left( C_i \sum_{j=1}^{i} R_j \right)$$

Note error in text on Page 161 of first edition of WH

$$t_{pd} = \sum_{i} R_{n-i} C_{i} = \sum_{i=1}^{N} C_{i} \sum_{j=i}^{i} R_{j}$$

Not detailed definition on Page 150 of second edition of WH



#### From Wikipedia:

Elmore delay[1] is a simple approximation to the delay through an RC network in an electronic system. It is often used in applications such as logic synthesis, delay calculation, static timing analysis, placement and routing, since it is simple to compute (especially in tree structured networks, which are the vast majority of signal nets within ICs) and is reasonably accurate. Even where it is not accurate, it is usually faithful, in the sense that reducing the Elmore delay will almost always reduce the true delay, so it is still useful in optimization.

[1] W.C. Elmore. The Transient Analysis of Damped Linear Networks with Particular Regard to

[1] W.C. Elmore. The Transient Analysis of Damped Linear Networks with Particular Regard to Wideband Amplifiers. J. Applied Physics, vol. 19(1), 1948.



#### **Example:**



#### Elmore delay:

$$t_{PD} = \sum_{i=1}^{4} \left( C_i \sum_{j=1}^{i} R_j \right)$$

$$t_{PD} = \sum_{i=1}^{4} \left( t_i \right)$$
where
$$t_{j} = C_i \sum_{j=1}^{4} R_j \quad j = 1, 2, 3, 4$$

#### What is really happening?

- Creating 4 first-order circuits
- Delay to V<sub>1</sub>, V<sub>2</sub>, V<sub>3</sub> and V<sub>4</sub> calculated separately by considering capacitors one at a time and assuming others are 0







#### **Extensions:**



#### **Lumped Network Model:**



#### **Extensions:**

1. Create a lumped element model



2. Identify te a path from input to output



#### **Extensions:**

3. Renumber elements along path from input to output and neglect off-path elements



4. Use Elmore Delay equation for elements on this RC network

$$t_{PD} = \sum_{i=1}^{4} \left( C_i \sum_{j=1}^{i} R_j \right)$$



How is a resistive load handled?

#### **Example with resistive load:**



#### Elmore delay:

$$t_{PD} = \sum_{i=1}^{4} \left( C_i \sum_{j=1}^{i} R_j \right)$$

where



#### With resistive load:



Simple Elmore delay:

$$t_{PD} = \sum_{i=1}^{n-1} \left( C_i \sum_{j=1}^{i} R_j \right) + C_n \left( \left( \sum_{j=1}^{n} R_j \right) / / R_L \right)$$

Actually, R<sub>L</sub> affects all of the delays and a modestly better but modestly more complicated delay model is often used



#### How are the number of stages chosen?

- For hand analysis, keep number of stages small (maybe 3 or 4 for simple delay line) if possible
- If "faithfulness" is important, should keep the number of stages per unit length constant





$$t_{PROP} = \sum_{i=1}^{5} t_i$$

## Digital Circuit Design

- Hierarchical Design
- Basic Logic Gates
- Properties of Logic Families
- Characterization of CMOS Inverter
- Static CMOS Logic Gates
  - Ratio Logic
- Propagation Delay
  - Simple analytical models
    - FI/OD
    - Logical Effort
  - Elmore Delay
- Sizing of Gates
  - done
  - partial

- Propagation Delay with Multiple Levels of Logic
- Optimal driving of Large Capacitive Loads
- Power Dissipation in Logic Circuits
  - Other Logic Styles
  - Array Logic
  - Ring Oscillators

### Power Dissipation in Logic Circuits



Assume current periodic with period  $T_{CL}$ 

$$P_{AVG,T} = \frac{1}{T_{CL}} \int_{t_1}^{t_1 + T_{CL}} V_{DD} I_{DD}(t) dt$$

## Power Dissipation in Logic Circuits

#### **Types of Power Dissipation**

- Static
- Pipe
- Dynamic
- Leakage
  - Gate
  - Diffusion
  - Drain

### Static Power Dissipation



If Boolean output averages H and L 50% of the time

$$P_{STAT,AVG} = \frac{P_{H} + P_{L}}{2}$$

$$P_{STAT,AVG} = \frac{V_{DD}(I_{DDH} + I_{DDL})}{2}$$

- Generally decreases with V<sub>DD</sub>
- I<sub>DDH</sub>=I<sub>DDL</sub>=0 for static CMOS gates so P<sub>STAT</sub>=0
- A major source of power dissipation in ratio logic circuits and the major reason CMOS is so widely used

### Pipe Power Dissipation



Due to conduction of both PUN and PDN during transitions

- Can be made small if transitions are fast
- Usually negligible in Static CMOS circuits

## **Dynamic Power Dissipation**



Due to charging and discharging C<sub>L</sub> on logic transitions

 $C_L$  dissipates no power but PUN and PDN dissipate power during charge and discharge of  $C_L$ 

C<sub>L</sub> includes all gate input capacitances of loads and interconnect capacita

### **Dynamic Power Dissipation**

#### Energy supplied by V<sub>DD</sub> when C<sub>L</sub> charges

$$E = \int_{t_1}^{\infty} V_{DD}I_{DD}(t)dt$$

$$I_{DD} = C_L \frac{dV_C}{dt}$$

$$E = \int_{t_1}^{\infty} V_{DD} C_L \frac{dV_C}{dt} dt$$

$$E = \int_{V_C=0}^{V_{DD}} V_{DD} C_L dV_C = V_{DD} C_L \int_{V_C=0}^{V_{DD}} dV_C = V_{DD} C_L V_C \Big|_{V_C=0}^{V_{DD}} = V_{DD}^2 C_L$$

Energy stored in  $C_L$  after  $C_L$  is charged to  $V_{DD}$ :

$$E = \frac{1}{2}C_L V_{DD}^2$$





## **Dynamic Power Dissipation**

Energy supplied by  $V_{DD}$  and dissipated in  $R_{PU}$  when  $C_L$  charges

$$E_{DIS} = \frac{1}{2}C_L V_{DD}^2$$

Energy stored on C<sub>L</sub> after L-H transition

$$E_{STORE} = \frac{1}{2}C_L V_{DD}^2$$



Thus, energy from V<sub>DD</sub> for one L-H: H-L output transition sequence is

$$E = E_{DIS} + E_{STORE} = C_L V_{DD}^2$$

When the output transitions from H to L, energy stored on C<sub>L</sub> is dissipated in PDN

If f is the average transition rate of the output, determine P<sub>AVG</sub>

### **End of Lecture 43**